Micron Technology logo

Manager, Die Design Engineering - APTD

Micron Technology ๐Ÿ‡ฎ๐Ÿ‡ณ Hyderabad, Bahadurpura mandal, India

Onsite $150,000 - $200,000 Full-time Senior

The manager will lead, mentor, and grow a team of die build and layout engineers, defining team goals and building capability in advanced packaging-aware layout techniques. This role owns the end-to-end die design and layout strategy for HBM die programs, covering floorplanning, TSV placement, and ensuring design rules align with foundry requirements.

Responsibilities

  • Lead, mentor, and grow a team of die build and layout engineers across multiple experience levels
  • Define team goals, individual development plans, and performance expectations aligned with program breakthroughs
  • Build team capability in advanced packaging-aware layout techniques, 3D integration design rules, and DFT-aware layout
  • Own the end-to-end die design and layout strategy for HBM die programs, from concept through tape-out and post-silicon validation
  • Define die floorplanning strategy including TSV grid placement, micro-bump array layout, power domain partitioning, and KOZ management
  • Establish and maintain die design rules in alignment with foundry PDK requirements and advanced packaging process constraints

Requirements

  • Masters or PhD degree in Electrical Engineering, Computer Engineering, or related field required
  • 10+ years of experience in die design and physical layout engineering
  • 5+ years in a lead or management role overseeing layout engineering teams
  • Direct hands-on experience with HBM, 3D-IC, or advanced packaging programs

Benefits

  • Opportunity to work with a world leader in innovating memory and storage solutions
  • Collaborative and dynamic work environment
  • Professional development and growth opportunities

Key Skills

Deep expertise in physical design and layout using industry-standard EDA tools Strong knowledge of DRC/LVS/ERC sign-off flows and foundry PDK rule interpretation Solid understanding of TSV design rules, stress modeling implications, and 3D integration layout constraints Working knowledge of DFT structures relevant to advanced packaging Familiarity with JEDEC HBM specifications Understanding of power integrity, signal integrity, and thermal considerations at the die-package interface Experience with parasitic extraction and design-focused optimization for high-speed memory interfaces Leadership and management skills Team leadership and management Die design and physical layout engineering HBM and 3D-IC design Advanced packaging programs EDA tools DRC/LVS/ERC sign-off flows Foundry PDK rule interpretation

About Micron Technology

Micron is an industry leader in innovative memory and storage solutions transforming how the world uses information to enrich life for all. With a relentless focus on our customers, technology leadership, and manufacturing and operational excellence, Micron delivers a rich portfolio of high-performance DRAM, NAND and NOR memory and storage products through our Micronยฎ and Crucialยฎ brands. Every day, the innovations that our people create fuel the data economy, enabling advances in artificial intelligence (AI) and compute-intensive applications that unleash opportunities โ€” from the data center to the intelligent edge and across the client and mobile user experience. To learn more about Micron Technology, Inc. (Nasdaq: MU), visit micron.com.

BEFORE YOU APPLY

Make sure your resume makes it through AI screening

Upload your resume

Never miss similar opportunities ๐Ÿ””

Get notified when new design engineering jobs that match your preferences become available. Set up personalized job alerts to stay ahead of the competition.